### **SYLLABUS** 1. Information regarding the programme | 1. Information regarding the programme | | | | | |----------------------------------------|---------------------------------------------|--|--|--| | 1.1 Higher education | Babeş-Bolyai University | | | | | institution | | | | | | 1.2 Faculty | Faculty of Mathematics and Computer Science | | | | | 1.3 Department | Department of Computer Science | | | | | 1.4 Field of study | Computers and Information Technology | | | | | 1.5 Study cycle | Bachelor | | | | | 1.6 Study programme / | Information Engineering | | | | | Qualification | | | | | 2. Information regarding the discipline | 2. Information regarding the discipline | | | | | | | |-------------------------------------------------------------------------------------|--------------|---|-------------------------------------|------------|--------------------|----------------------| | 2.1 Name of the discipline (en) | | | Analiza și sinteza circuitelor (ro) | | | | | (ro) | | | nalyis and Synthesis of | Circu | iits (en) | | | 2.2 Course coordinator Lect. dr. eng. Ion-Cornel Mituletu – ion.mituletu@ubbcluj.ro | | | | ıbbcluj.ro | | | | 2.3 Seminar coordinator | | | To be nominated | | | | | 2.4. Year of study 3 | 2.5 Semester | 6 | 2.6. Type of evaluation | C | 2.7 Type of discip | line <b>Optional</b> | | DS | | | | | DS | | | 2.8 Code of the discipline | MLE5185 | | | | | | ### 3. Total estimated time (hours/semester of didactic activities) | 2.1 Hayana man syaals | 1 | Of which 2.2 comes | 2 | 2.2 saminan/labonatamy | 2 I D | | | |---------------------------------------------------------------------------------------|----|----------------------|----|------------------------|-------|----|--| | 3.1 Hours per week | 4 | Of which: 3.2 course | 2 | 3.3 seminar/laboratory | 2 LP | | | | 3.4 Total hours in the curriculum | 56 | Of which: 3.5 course | 28 | 3.6 seminar/laboratory | | 28 | | | Time allotment: | | | | | | | | | Learning using manual, course support, bibliography, course notes | | | | | | 16 | | | Additional documentation (in libraries, on electronic platforms, field documentation) | | | | | | 11 | | | Preparation for seminars/labs, homework, papers, portfolios and essays | | | | | | 11 | | | Tutorship | | | | | | 0 | | | Evaluations | | | | | | 6 | | | Other activities: | | | | | | 0 | | | | | | | | | | | | 3.7 Total individual study hours | 44 | |----------------------------------|-----| | 3.8 Total hours per semester | 100 | | 3.9 Number of ECTS credits | 4 | ### **4. Prerequisites** (if necessary) | | ·J/ | |-------------------|----------------------------------------------| | 4.1. curriculum | • N/A | | 4.2. competencies | Mathematics (Algebra), Physics (electricity) | # **5. Conditions** (if necessary) | 5.1. for the course | • A minimum of 80% course attendance rate is mandatory for being admitted to the final exam | |--------------------------------------|----------------------------------------------------------------------------------------------| | 5.2. for the seminar /lab activities | • Preliminary preparation of summaries from the indicated bibliography (laboratory textbook) | 6. Specific competencies acquired | or special | c competences acquired | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | | C5 Use of the basic concepts of electronic devices, circuits and instrumentation | | encies | C5.1 Appropriate use of the operating principles of electronic devices and circuits, as well as methods of measuring electrical quantities | | Professional competencies | C5.2 Analysing, designing, executing and measuring of electronic circuits of low/ medium complexity | | ional | C5.3 Diagnosis / troubleshooting of electronic circuits and instruments | | Profess | C5.4 Use of electronic tools to characterize and evaluate the performance of electronic circuits | | | C5.5 Designing electronic circuits of low / medium complexity and implementing them using CAD techniques | | sal | CT1 Honorable, responsible, ethical behavior, in the spirit of the law, to ensure the professional reputation | | <b>Transversal</b> competencies | CT3 Demonstrating initiative and pro-active behavior for updating professional, economical and organizational culture knowledge | # **7. Objectives of the discipline** (outcome of the acquired competencies) | 7.1 General objective of the discipline | The main objective of this discipline is to give to the students the bases of the Analysis and Synthesis of Circuits, in order to make them able to analyze, design and implement any digital system. | | | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7.2 Specific objective of the | To reach this goal, students will learn to: | | | | discipline | | | | | | Analyze and synthesize combinational logic systems; | | | | | • Analyze and synthesize synchronous and asynchronous sequential machines; | | | | | Apply digital system design principles and descriptive techniques; | | | | | • Utilize programmable devices such as FPGAs and PLDs to implement digital systems; | | | | | • Understand timing issues in digital systems and study these via digital circuit simulation. | | | # 8. Content | 8.1. I | Lecture (syllabus) | Teaching | Notes | |--------|--------------------------------------------------------------------------|----------------|-------| | | | methods | | | 1 | Introduction. Number systems and codes, errors | Online | | | 2 | Number representation systems. Binary arithmetic | presentations, | | | 3 | Boolean Algebra. Boolean functions. Logic gates. Digital systems and | discussions | | | | functions representation | (face to face | N/A | | 4 | Methods for minimizing Boolean functions and systems of functions | or using | IN/A | | 5 | Combinational logic circuits (CLCs) analysis and design (synthesis). SSI | TEAMS | | | | and MSI CLCs. | platform, if | | | 6 | Methods for designing digital systems with SSI, MSI, LSI and VLSI | necessary) | | | circuits. Combinational Hazard. | | | |-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sequential logic circuits. Latches and Flip-Flops. | | | | Flip-Flops applications: frequency dividers, counters | | | | Flip-Flops applications: data registers, converters, memories | | | | Methods for designing digital systems using Flip-Flops | | | | Methods for designing digital systems using memories, multiplexers, | | | | decoders, counters | | | | Methods for designing sequential synchronous systems | | | | Methods for designing digital systems using programmable devices (I) | | | | Methods for designing digital systems using programmable devices (II) | | | | | Sequential logic circuits. Latches and Flip-Flops. Flip-Flops applications: frequency dividers, counters Flip-Flops applications: data registers, converters, memories Methods for designing digital systems using Flip-Flops Methods for designing digital systems using memories, multiplexers, decoders, counters Methods for designing sequential synchronous systems Methods for designing digital systems using programmable devices (I) | Sequential logic circuits. Latches and Flip-Flops. Flip-Flops applications: frequency dividers, counters Flip-Flops applications: data registers, converters, memories Methods for designing digital systems using Flip-Flops Methods for designing digital systems using memories, multiplexers, decoders, counters Methods for designing sequential synchronous systems Methods for designing digital systems using programmable devices (I) | #### Bibliography - 1. Contemporary Logic Design, Randy H. Katz, Benjamin Cunnings / Addison Wesley Publishing Co., 1993 - 2. Digital Design Principles and Practices, John F. Wakerly, Prentice-Hall, 2000. - 3. FPGA-based System Design, Wayne Wolf, PRENTICE HALL Professional Technical Reference Upper Saddle River, NJ 07458 www.phptr.com ISBN: 0-13-142461-0. - 4. Digital Notes on Digital Logic Design-B.Tech Ii Year I Sem (2018-19)- Department of Information Technology-Malla Reddy College of Engineering & Technology - https://mrcet.com/downloads/digital\_notes/IT/DIGITAL%20LOGIC%20DESIGN%20(R17A0461).pdf - 5. Digital Electronics and Logic Design Tutorials (2019) <u>- https://www.geeksforgeeks.org/digital-electronics-logic-design-tutorials/</u> - 6. Loops & Complexity in DIGITAL SYSTEMS-Lecture Notes on Digital Design in Ten Giga-Gate/Chip Era, Gheorghe M. Stefan (v.2022) - http://users.dcae.pub.ro/~gstefan/2ndLevel/teachingMaterials/0-BOOK.pdf 7. FPGA Design Creation and FPGA Simulation - https://www.aldec.com/en/products/fpga\_simulation/active-hdl | 8.2. / | Applications ( Laboratory) | Teaching | Notes | |--------|--------------------------------------------------------------------|----------------|-------| | | | methods | | | 1 | Basic Logic Circuits | Practical | | | 2 | ActiveHDL Schematic Editor and Simulator (I) | work on test | | | 3 | ActiveHDL Schematic Editor and Simulator (II) | boards, | | | 4 | Combinational Logic Circuits (I) | FPGA | | | 5 | Combinational Logic Circuits (II) – MSI circuits | boards, | | | 6 | Combinational Logic Circuits (III) – Complex circuits | specialized | | | 7 | Synthesis of Combinatorial Logic Circuits using Programmable Logic | software, | | | | Devices | blackboard | | | 8 | Flip-flops | presentations, | | | 9 | Counters (I) | supplemental | N/A | | 10 | Counters (II) | explanations | | | 11 | Registers and Shift Registers | and | | | 12 | The XILINX FPGA Family | discussions | | | 13 | Synthesis of Sequential Logic Circuits using FPGA Devices | (5 , 6 | | | 14 | Laboratory test | (face to face | | | | | or using | | | | | TEAMS | | | | | platform, if | | | | | necessary) | | #### Bibliography - 1. Analiza și sinteza dispozitivelor numerice, Îndrumător de laborator, Ediția a-3-a, L. Văcariu, O. Creţ, A. Neţin, Ed. U.T. Press, Cluj-Napoca, 2009. - 2. Active-HDL 6.1 <a href="https://courses.cs.washington.edu/courses/csep567/04sp/tools/t1.html">https://courses.cs.washington.edu/courses/csep567/04sp/tools/t1.html</a> ### 3. VHDL and FPGA - <a href="https://vhdlwhiz.com/terminology/">https://vhdlwhiz.com/terminology/</a> 9. Corroborating the content of the discipline with the expectations of the epistemic community, professional associations and representative employers within the field of the program Since this discipline is a basic one in Computer Science, its content is "classic" but also modern because it familiarizes students with the modern principles of the Analysis and Synthesis of Circuits (utilization of modern simulation and synthesis tools, FPGA and CPLD-based design etc.). Its contents have been discussed with major academia and industry actors from Romania, Europe and U.S.A. and it has been evaluated several times by Romanian Governmental Agencies like CNEAA and ARACIS. #### 10. Evaluation | Activity type | 10.1 | Evaluation criteria | 10.2 | Assessment | 10.3 | Weight in the final grade | |---------------|------|----------------------------|------|------------------|------|---------------------------| | | | | | methods | | | | | | Problems solving abilities | | Written Exam | | 70% | | | | | | (face to face or | | | | Course | | | | using TEAMS | | | | Course | | | | platform, if | | | | | | | | necessary) | | | | | | Presence, (Inter)activity | | | | | | | | Problems solving abilities | | (face to face or | | 30% | | | | | | using TEAMS | | | | Applications | | | | platform, if | | | | | | | | necessary) | | | | | | Presence, (Inter)activity | | | | | 10.4 Minimum standard of performance - Conditions for participating in the final Written exam: Applications grade $\geq 5$ AND a minimum of 80% course attendance rate; - Conditions for passing the exam: Written exam grade $\geq 5$ ; - Modeling and solving typical Logic Design problems using the domain-specific formal apparatus. Date Signature of course coordinator Signature of seminar coordinator May 20, 2022 Lect. dr. eng. Ion-Cornel Mituleţu Date of approval Head of department Prof. dr. Laura Dioṣan 24.05.2022